vt52-fpga  1.0.0 Initial
vt52-fpga is a serial terminal implemented on a FPGA
uart_rx.v
Go to the documentation of this file.
1 /*
2 
3 Copyright (c) 2014-2017 Alex Forencich
4 
5 Permission is hereby granted, free of charge, to any person obtaining a copy
6 of this software and associated documentation files (the "Software"), to deal
7 in the Software without restriction, including without limitation the rights
8 to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
9 copies of the Software, and to permit persons to whom the Software is
10 furnished to do so, subject to the following conditions:
11 
12 The above copyright notice and this permission notice shall be included in
13 all copies or substantial portions of the Software.
14 
15 THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY
17 FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
18 AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
21 THE SOFTWARE.
22 
23 */
24 
25 // Language: Verilog 2001
26 
27 `timescale 1ns / 1ps
28 
29 /*
30  * AXI4-Stream UART
31  */
32 module uart_rx #
33 (
34  parameter DATA_WIDTH = 8
35 )
36 (
37  input wire clk,
38  input wire rst,
39 
40  /*
41  * AXI output
42  */
43  output wire [DATA_WIDTH-1:0] m_axis_tdata,
44  output wire m_axis_tvalid,
45  input wire m_axis_tready,
46 
47  /*
48  * UART interface
49  */
50  input wire rxd,
51 
52  /*
53  * Status
54  */
55  output wire busy,
56  output wire overrun_error,
57  output wire frame_error,
58 
59  /*
60  * Configuration
61  */
62  input wire [15:0] prescale
63 
64 );
65 
66 reg [DATA_WIDTH-1:0] m_axis_tdata_reg = 0;
68 
69 reg rxd_reg = 1;
70 
71 reg busy_reg = 0;
74 
75 reg [DATA_WIDTH-1:0] data_reg = 0;
76 reg [18:0] prescale_reg = 0;
77 reg [3:0] bit_cnt = 0;
78 
79 assign m_axis_tdata = m_axis_tdata_reg;
81 
82 assign busy = busy_reg;
85 
86 always @(posedge clk) begin
87  if (rst) begin
88  m_axis_tdata_reg <= 0;
89  m_axis_tvalid_reg <= 0;
90  rxd_reg <= 1;
91  prescale_reg <= 0;
92  bit_cnt <= 0;
93  busy_reg <= 0;
94  overrun_error_reg <= 0;
95  frame_error_reg <= 0;
96  end else begin
97  rxd_reg <= rxd;
98  overrun_error_reg <= 0;
99  frame_error_reg <= 0;
100 
101  if (m_axis_tvalid && m_axis_tready) begin
102  m_axis_tvalid_reg <= 0;
103  end
104 
105  if (prescale_reg > 0) begin
106  prescale_reg <= prescale_reg - 1;
107  end else if (bit_cnt > 0) begin
108  if (bit_cnt > DATA_WIDTH+1) begin
109  if (!rxd_reg) begin
110  bit_cnt <= bit_cnt - 1;
111  prescale_reg <= (prescale << 3)-1;
112  end else begin
113  bit_cnt <= 0;
114  prescale_reg <= 0;
115  end
116  end else if (bit_cnt > 1) begin
117  bit_cnt <= bit_cnt - 1;
118  prescale_reg <= (prescale << 3)-1;
119  data_reg <= {rxd_reg, data_reg[DATA_WIDTH-1:1]};
120  end else if (bit_cnt == 1) begin
121  bit_cnt <= bit_cnt - 1;
122  if (rxd_reg) begin
123  m_axis_tdata_reg <= data_reg;
124  m_axis_tvalid_reg <= 1;
126  end else begin
127  frame_error_reg <= 1;
128  end
129  end
130  end else begin
131  busy_reg <= 0;
132  if (!rxd_reg) begin
133  prescale_reg <= (prescale << 2)-2;
134  bit_cnt <= DATA_WIDTH+2;
135  data_reg <= 0;
136  busy_reg <= 1;
137  end
138  end
139  end
140 end
141 
142 endmodule
module uart_rx(parameter DATA_WIDTH=8)(input wire clk
module input wire output wire< DATA_WIDTH-1:0 > output wire input wire m_axis_tready
Definition: uart_rx.v:45
reg< 3:0 > bit_cnt
Definition: uart_rx.v:77
module input wire output wire< DATA_WIDTH-1:0 > m_axis_tdata
Definition: uart_rx.v:43
reg rxd_reg
Definition: uart_rx.v:69
always(posedge clk)
Definition: uart_rx.v:86
module input wire output wire< DATA_WIDTH-1:0 > output wire input wire input wire output wire output wire output wire frame_error
Definition: uart_rx.v:57
module input wire rst
Definition: uart_rx.v:38
reg overrun_error_reg
Definition: uart_rx.v:72
reg< 18:0 > prescale_reg
Definition: uart_rx.v:76
reg< DATA_WIDTH-1:0 > data_reg
Definition: uart_rx.v:75
reg m_axis_tvalid_reg
Definition: uart_rx.v:67
module input wire output wire< DATA_WIDTH-1:0 > output wire input wire input wire rxd
Definition: uart_rx.v:50
module input wire output wire< DATA_WIDTH-1:0 > output wire m_axis_tvalid
Definition: uart_rx.v:44
reg frame_error_reg
Definition: uart_rx.v:73
reg busy_reg
Definition: uart_rx.v:71
module input wire output wire< DATA_WIDTH-1:0 > output wire input wire input wire output wire output wire overrun_error
Definition: uart_rx.v:56
module input wire output wire< DATA_WIDTH-1:0 > output wire input wire input wire output wire output wire output wire input wire< 15:0 > prescale
Definition: uart_rx.v:64
module input wire output wire< DATA_WIDTH-1:0 > output wire input wire input wire output wire busy
Definition: uart_rx.v:55