vt52-fpga  1.0.0 Initial
vt52-fpga is a serial terminal implemented on a FPGA
uart.v
Go to the documentation of this file.
1 /*
2 
3 Copyright (c) 2014-2017 Alex Forencich
4 
5 Permission is hereby granted, free of charge, to any person obtaining a copy
6 of this software and associated documentation files (the "Software"), to deal
7 in the Software without restriction, including without limitation the rights
8 to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
9 copies of the Software, and to permit persons to whom the Software is
10 furnished to do so, subject to the following conditions:
11 
12 The above copyright notice and this permission notice shall be included in
13 all copies or substantial portions of the Software.
14 
15 THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY
17 FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
18 AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
21 THE SOFTWARE.
22 
23 */
24 
25 // Language: Verilog 2001
26 
27 `timescale 1ns / 1ps
28 
29 /*
30  * AXI4-Stream UART
31  */
32 module uart #
33 (
34  parameter DATA_WIDTH = 8
35 )
36 (
37  input wire clk,
38  input wire rst,
39 
40  /*
41  * AXI input
42  */
43  input wire [DATA_WIDTH-1:0] s_axis_tdata,
44  input wire s_axis_tvalid,
45  output wire s_axis_tready,
46 
47  /*
48  * AXI output
49  */
50  output wire [DATA_WIDTH-1:0] m_axis_tdata,
51  output wire m_axis_tvalid,
52  input wire m_axis_tready,
53 
54  /*
55  * UART interface
56  */
57  input wire rxd,
58  output wire txd,
59 
60  /*
61  * Status
62  */
63  output wire tx_busy,
64  output wire rx_busy,
65  output wire rx_overrun_error,
66  output wire rx_frame_error,
67 
68  /*
69  * Configuration
70  */
71  input wire [15:0] prescale
72 
73 );
74 
75 uart_tx #(
76  .DATA_WIDTH(DATA_WIDTH)
77 )
78 uart_tx_inst (
79  .clk(clk),
80  .rst(rst),
81  // axi input
82  .s_axis_tdata(s_axis_tdata),
83  .s_axis_tvalid(s_axis_tvalid),
84  .s_axis_tready(s_axis_tready),
85  // output
86  .txd(txd),
87  // status
88  .busy(tx_busy),
89  // configuration
90  .prescale(prescale)
91 );
92 
93 uart_rx #(
94  .DATA_WIDTH(DATA_WIDTH)
95 )
97  .clk(clk),
98  .rst(rst),
99  // axi output
100  .m_axis_tdata(m_axis_tdata),
101  .m_axis_tvalid(m_axis_tvalid),
102  .m_axis_tready(m_axis_tready),
103  // input
104  .rxd(rxd),
105  // status
106  .busy(rx_busy),
107  .overrun_error(rx_overrun_error),
108  .frame_error(rx_frame_error),
109  // configuration
110  .prescale(prescale)
111 );
112 
113 endmodule
module uart_rx(parameter DATA_WIDTH=8)(input wire clk
module uart_tx(parameter DATA_WIDTH=8)(input wire clk
module uart(parameter DATA_WIDTH=8)(input wire clk
module input wire input wire< DATA_WIDTH-1:0 > input wire s_axis_tvalid
Definition: uart.v:44
module input wire input wire< DATA_WIDTH-1:0 > input wire output wire output wire< DATA_WIDTH-1:0 > output wire input wire input wire output wire txd
Definition: uart.v:58
uart_rx< .DATA_WIDTH(DATA_WIDTH)> uart_rx_inst(.clk(clk),.rst(rst),.m_axis_tdata(m_axis_tdata),.m_axis_tvalid(m_axis_tvalid),.m_axis_tready(m_axis_tready),.rxd(rxd),.busy(rx_busy),.overrun_error(rx_overrun_error),.frame_error(rx_frame_error),.prescale(prescale))
module input wire input wire< DATA_WIDTH-1:0 > input wire output wire output wire< DATA_WIDTH-1:0 > m_axis_tdata
Definition: uart.v:50
module input wire input wire< DATA_WIDTH-1:0 > input wire output wire output wire< DATA_WIDTH-1:0 > output wire input wire input wire output wire output wire output wire output wire output wire input wire< 15:0 > prescale
Definition: uart.v:73
module input wire rst
Definition: uart.v:38
module input wire input wire< DATA_WIDTH-1:0 > input wire output wire output wire< DATA_WIDTH-1:0 > output wire input wire input wire output wire output wire tx_busy
Definition: uart.v:63
module input wire input wire< DATA_WIDTH-1:0 > input wire output wire s_axis_tready
Definition: uart.v:45
module input wire input wire< DATA_WIDTH-1:0 > input wire output wire output wire< DATA_WIDTH-1:0 > output wire input wire input wire output wire output wire output wire output wire output wire rx_frame_error
Definition: uart.v:66
module input wire input wire< DATA_WIDTH-1:0 > input wire output wire output wire< DATA_WIDTH-1:0 > output wire m_axis_tvalid
Definition: uart.v:51
module input wire input wire< DATA_WIDTH-1:0 > input wire output wire output wire< DATA_WIDTH-1:0 > output wire input wire m_axis_tready
Definition: uart.v:52
module input wire input wire< DATA_WIDTH-1:0 > input wire output wire output wire< DATA_WIDTH-1:0 > output wire input wire input wire output wire output wire output wire rx_busy
Definition: uart.v:64
module input wire input wire< DATA_WIDTH-1:0 > s_axis_tdata
Definition: uart.v:43
module input wire input wire< DATA_WIDTH-1:0 > input wire output wire output wire< DATA_WIDTH-1:0 > output wire input wire input wire output wire output wire output wire output wire rx_overrun_error
Definition: uart.v:65
module input wire input wire< DATA_WIDTH-1:0 > input wire output wire output wire< DATA_WIDTH-1:0 > output wire input wire input wire rxd
Definition: uart.v:57